Flex Beijing FPGA Sharing

## Quartus Scripting & Workflow

Yu, Chunxi 2022-09-19





## Agenda

- Quartus Scripting
  - Environment Setup
  - FPGA Build Example Flow
  - Qsys Simulation Example Flow
  - References
- Repo Management
  - Basic Workflow
  - GitIgnore for IP/Qsys

\* Quartus Prime Pro Linux for example

## Quartus Scripting

- Why?
  - Automate flow
  - Easy to Integrate into other tools' flows
  - Tracked Modifications
  - Improve Performance (as said in User Guide)

#### 1. Command Line Scripting

FPGA design software that easily integrates into your design flow saves time and improves productivity. The Intel® Quartus® Prime software provides you with a command-line executable for each step of the FPGA design flow to make the design process customizable and flexible.

The command-line executables are completely interchangeable with the Intel Quartus Prime GUI, allowing you to use the exact combination of tools that best suits your needs.

#### 2. Tcl Scripting based on tcl language (https://www.tcl.tk/man/tcl)

You can use Tcl scripts, as an alternative to the GUI, to control the function and operation of Intel Quartus Prime software.

For example, you can use Tcl scripts to perform the following tasks:

- Manage Intel Quartus Prime projects
- Specify assignments and constraints
- Compile your design
- Perform timing analysis
- Generate and view reports about your project

## Quartus Scripting – Environment Setup

- Configure License (could also be set in Quartus GUI in Windows)
  - setenv LM\_LICENSE\_FILE 1800@altera02p.elic.intel.com:1800@altera05p.elic.intel.com`
- Add below paths into \$PATH
  - setenv PATH \$QUARTUS\_INSTALL\_DIR/qsys/bin:\$PATH`//for Qsys scripting
  - `setenv PATH \$QUATUS\_INSTALL\_DIR/quartus/bin:\$PATH`//for Quartus scripting and Quartus GUI

```
scc809028) ls /p/hdk/rtl/cad/x86-64_linux26/altera/quartus_prime_pro/21.4/qsys/bin/
ip-cache-check ip-make-simscript nios2-bsp-query-settings qsys-edit ip-catalog ip-setup-simulation nios2-bsp-query-settings qsys-generate ip-datasheet nios2-app-generate-makefile nios2-lib-generate-makefile qsys-script ip-generate nios2-bsp-create-settings pd-diff sim-script-gen ip-lint nios2-bsp-generate-files qsys-archive scc809028) ls /p/hdk/rtl/cad/x86-64_linux26/altera/quartus_prime_pro/21.4/quartus/bin qsys-archive gcoseasys-generate-files quartus_dse quartus_rv quartus_dse quartus_sign quartus_sign quartus_dse quartus_sign quartus_easm quartus_sign quartus_easm quartus_sign quartus_easm quartus_sign quartus_fid quartus_sta quartus_sta quartus_fid quartus_sta quartus_sta quartus_fid quartus_stp quartus_trerminal qpfgw quartus_fit quartus_stp quartus_trerminal qpfgw quartus_fit quartus_stp quartus_trerminal qpfgw quartus_fit quartus_stp quartus_trerminal qpfgw quartus_fit quartus_syn quartus_trerminal qpro quartus_psp quartus_trerminal qpro quartus_jbcc quartus_trerminal qpro quartus_jbcc quartus_trerminal qpro quartus_jbcc quartus_worker quartus_jbc quartus_mp remote_debug_tester_app openocd quartus_opp quartus_pfg uniphy_mcc qpgm_py quartus_catalog quartus_pfg uniphy_mcc qpgm_py quartus_catalog quartus_pgm wish quartus_pfm wish quartus_cdb quartus_ppm wish quartus_ppm wis
```

```
# Quartus in EC

set quartus_version = 21.4

modpath /p/hdk/rtl/cad/x86-
64_linux26/altera/quartus_prime_pro/${quartus_version}/quartus/bin
modpath /p/hdk/rtl/cad/x86-
64_linux26/altera/quartus_prime_pro/${quartus_version}/qsys/bin

setenv LM_LICENSE_FILE
1800@altera02p.elic.intel.com:1800@altera05p.elic.intel.com
```

## Quartus Scripting – FPGA Build Example Flow

quartus\_sh -t setup\_proj.tcl

```
# --- setup_proj.tcl ---
# new project
project_new filtref -overwrite
# Assign family, device, and top-level file
set_global_assignment -name FAMILY "Arria 10"
set_global_assignment -name DEVICE <Device>
set_global_assignment -name VERILOG_FILE filtref.v
# Assign pins
set_location_assignment -to clk Pin_28
set_location_assignment -to clkx2 Pin_29
set_location_assignment -to d[0] Pin_139
set_location_assignment -to d[1] Pin_140
# close project
project_close
```

#### Working Directory:

- <pri>- <pri>.qpf
- <rev>.qsf: by
 default, <rev> is
 the same as <pri>>

quartus sh --flow compile filtref

```
Note: difference
between "quartus_sh"
and "quartus_syn;
quartus_fit;
quartus_asm;
quartus_sta"
```

```
`quartus_sh --flow`: flow can be "compile/implement/finalize/recompile"
```

`quartus\_sh --flow`: flow are split into tasks, check tasks by `quartus\_sh -flow <flow> <prj> -list\_tasks`, control by "-start/end <task>"



Compile Design

IP Generation

## Quartus Scripting – FPGA Build Example Flow

#### Shell (fpga\_build.csh)

```
38 cd $work_dir
39 quartus_sh -t $MODEL_ROOT/synth/quartus/som_dpd.tcl
40 quartus_ipgenerate som_dpd -c $REV --generate_project_ip_files
--synthesis=verilog --simulation=verilog --simulator=vcsmx
41 quartus_sh --flow compile som_dpd -c $REV
42 cd -
```

```
<pri><pri>.qpf
<rev1>.qsf
<rev2>.qsf
.....
```

#### Tcl (som\_dpd.tcl)

```
1 project_new som_dpd -overwrite
4 create_revision som_dpd_AGFB014R24A2E2V -based_on som_dpd -set_current
5 set_global_assignment -name FAMILY Agilex
6 set_global_assignment -name DEVICE AGFB014R24A2E2V
7 set_global_assignment -name TOP_LEVEL_ENTITY toplevel
8 source "$env(MODEL_ROOT)/synth/quartus/som_dpd_AGFB014R24A2E/N.setti/gs.tcl
9 source "$env(MODEL_ROOT)/synth/quartus/som_dpd.source.tcl"
10 source "$env(MODEL_ROOT)/synth/quartus/som_dpd_AGFB014R24A2E2V
11 source "$env(MODEL_ROOT)/synth/quartus/som_dpd_AGFB014R24A2E2
12 Source "$env(MODEL_ROOT)/synth/quartus./som_dpd.incdir.tcl"。
13 source "$env(MODEL_ROOT)/synth/quartus./som_dpd.libdir.tcl"
14 source "$env(MODEL_ROOT)/synth/quartus./som_dpd.macros.tcl"
15 set_global_assignment -name SDC_FILE "$env(MODEL_ROOT)/synth/quartus/som_dpd.
16 export_assignments
18 create_revision msgdma_sa_sim_tb -based_on som_dpd -set_current
19 set_global_assignment -name FAMILY Agilex
20 set_global_assignment -name DEVICE AĞFB014R24A2E2V
21 set_global_assignment -name TOP_LEVEL_ENTITY msgdma_sa_sim_tb
22 source "$env(MODEL_ROOT)/synth/quartus/som_dpd_AGFB014R24A2E2V.settings.tcl"
23 source "$env(MODEL_ROOT)/sunth/quartus/som_dpd_AGFB014R24A2E2V.gips.tcl'
24 export_assignments
28 project_close
```

```
    添加 Source File

     o set global assignment -name SYSTEMVERILOG FILE source.sv

    添加 Macro

     o set global assignment -name VERILOG MACRO "use input a=1"
   添加 Include Path
     o set global assignment -name SEARCH PATH "./../../includes"
     o set_global_assignment -name VERILOG_INCLUDE_FILE "./../includes/top_defines.vh"
 • 添加 Quartus IP File 或者 QSYS File
     o set_global_assignment -name QSYS_FILE "./axi_crossbar_qsys/axi_crossbar.qsys"
     o set_global_assignment -name IP_FILE "./axi_crossbar_qsys/ip/axi_bridge_0.ip"
 • 添加 tcl File
     o set global assignment -name SOURCE TCL SCRIPT FILE "./hahaha.tcl"
 • 添加顶层使用的 Parameter, 以 array parameter 为例 {4'd3,4'd4,4'd3}
     o set parameter -name NUM OF RX FIFO "\{4'd3,4'd4,4'd3\}"
  o set global assignment -name ENABLE INTERMEDIATE SNAPSHOTS On
> 添加 Pin Assignments

    set location assignment -to port 1 PIN BR46 # location

     o set instance assignment -to port 1 -name IO STANDARD "1.8 V" # io standard
```

o set\_instance\_assignment -name\_CURRENT\_STRENGTH\_NEW\_DEFAULT -to\_port\_1 # drive\_strength

"set global assignment -name SOURCE TCL SCRIPT FILE"

Note: difference between "source tcl" and

在 tcl 里加环境变量用 \$env(MODEL ROOT) 即可

## Quartus Scripting – Qsys Simulation Example Flow

project name: som\_dpd

revision name: msgdma\_sa\_sim\_tb

qsys top:

msgdma\_sa\_sim\_tb (a Qsys, including msgdma, avmm bfm, etc.)

testbench:

msgdma\_sa\_sim\_tb\_ wrapper

(provides clk, rst, transactions)

1. Create a directory to place the simulation files

```
23 cd $target_dir
```

2. Create Quartus project based on revision

```
25 quartus_sh -t $MODEL_ROOT/synth/quartus/som_dpd.tcl
```

3. Generate Qsys/IP files (tool: vcsmx)

```
26 quartus_ipgenerate som_dpd -c msgdma_sa_sim_tb --generate_project_ip_files --synthesis=verilog --simulation=verilog --simulator=vcsmx
```

<tool\_name>\_setup.sh is used to do simulation compile of the Qsys and its dependencies. Also, it contains a script template if you have user source file to add to simulation.

## Quartus Scripting – Qsys Simulation Example Flow

project name: som\_dpd

revision name: msgdma\_sa\_sim\_tb

qsys top:

msgdma\_sa\_sim\_tb
(a Qsys, including msgdma, avmm bfm, etc.)

testbench:

msgdma\_sa\_sim\_tb\_ wrapper

(provides clk, rst, transactions)

4. Copy necessary generated simulation files into the directory (user script template will tell you to do so)

```
30 cp $qsys_simdir/synopsys/vcsmx/* $target_dir/
```

5. Run user script to compile/elaborate/simulate

```
### Set msgdma_sim_script = $MODEL_ROOT/verif/msgdma_sa_sim/vcs/msgdma_sa_sim_vcsmx.sh

### sh $msgdma_sim_script

### User Script can be written according to the strength of the strength of
```

User Script can be written according
to the template in
<tool\_name>\_setup.sh

- Correct paths for setup.sh if you have a different path than Quartus thought.
- 2. Add compile step for all your user source files.
- 3. Modify compile/elaborate options
   as you want for your simulation.
   (Remember to escape spaces)

## Quartus Scripting – Resources

- Quartus User Guide
  - Platform Designer: Command-line and Tcl scripting related to IP/Qsys
    - Intel® Quartus® Prime Software User Guides: Platform Designer Command-Line Utilities
  - Scripting: Command-line and Tcl scripting (except Platform Designer)
    - Intel® Quartus® Prime Software User Guides: Scripting
- Command-line Help (other help methods refer to User Guide)
  - quartus\_xxx --help` for all arguments quartus\_xxx can take
    - e.g., `quartus\_ipgenerate --help`
  - `quartus\_xxx --help=argument` for all values argument can take
    - e.g., `quartus\_ipgenerate --help=ip\_file`
- Scripts feasible (but not written by me)
  - from exported tcl of Qsys to Ace hdl filelist (qsys-script, qsys-generate)
  - from Ace dumped filelist to Quartus tcl (not related to Quartus scripting)





## Repo Management – Workflow

- Basic Workflow: Quartus flow using one-line command
  - Create a working directory (not tracked)
  - Create a Quartus project with appropriate revision and configuration
  - Run Quartus FPGA build flow (from ipgenerate to assembler)
  - Check results using scripts and send an email notification
  - Release image and related information to release area
- Notes
  - Be careful when switching branches.
  - You'll need to modify scripts inside ./synth/quartus for it to take effect next time.

## Repo Management – Git Ignore

To keep only .ip & .qsys inside source/subsystems path

```
source

subsystems

AGFB014R24A2E2V

a.qsys
b.qsys
ip
a
c.ip
d.ip
b
e.ip
f.ip
```

```
# Quartus IP Gitignore
source/subsystems/**
!source/subsystems/**/
!*.ip
*.BAK.ip
!*.qsys
Explanation:
   *: file and directory
   /: directory
   **: file and directory recursively
   **/: directory recursively
   files and subdirectories can be reserved
   only if parent directory is reserved.
Don't even modify a "*" or "/"!!!
```

#